2017-12-21 06:42:46 +01:00
|
|
|
/**
|
|
|
|
* \file
|
|
|
|
*
|
|
|
|
* \brief Chip-specific PLL definitions.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011-2015 Atmel Corporation. All rights reserved.
|
|
|
|
*
|
|
|
|
* \asf_license_start
|
|
|
|
*
|
|
|
|
* \page License
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer.
|
|
|
|
*
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer in the documentation
|
|
|
|
* and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* 3. The name of Atmel may not be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* 4. This software may only be redistributed and used in connection with an
|
|
|
|
* Atmel microcontroller product.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR IMPLIED
|
|
|
|
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
|
|
|
|
* EXPRESSLY AND SPECIFICALLY DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR
|
|
|
|
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* \asf_license_stop
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* Support and FAQ: visit <a href="http://www.atmel.com/design-support/">Atmel Support</a>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef CHIP_PLL_H_INCLUDED
|
|
|
|
#define CHIP_PLL_H_INCLUDED
|
|
|
|
|
|
|
|
#include "osc.h"
|
|
|
|
|
|
|
|
/// @cond 0
|
|
|
|
/**INDENT-OFF**/
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
/**INDENT-ON**/
|
|
|
|
/// @endcond
|
|
|
|
|
|
|
|
/**
|
|
|
|
* \weakgroup pll_group
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PLL_OUTPUT_MIN_HZ 84000000
|
|
|
|
#define PLL_OUTPUT_MAX_HZ 192000000
|
|
|
|
|
|
|
|
#define PLL_INPUT_MIN_HZ 8000000
|
|
|
|
#define PLL_INPUT_MAX_HZ 16000000
|
|
|
|
|
|
|
|
#define NR_PLLS 2
|
|
|
|
#define PLLA_ID 0
|
|
|
|
#define UPLL_ID 1 //!< USB UTMI PLL.
|
|
|
|
|
|
|
|
#define PLL_UPLL_HZ 480000000
|
|
|
|
|
2018-05-08 16:17:44 +02:00
|
|
|
#define PLL_COUNT 0x3FU
|
2017-12-21 06:42:46 +01:00
|
|
|
|
2018-03-09 09:17:57 +01:00
|
|
|
enum pll_source {
|
2017-12-21 06:42:46 +01:00
|
|
|
PLL_SRC_MAINCK_4M_RC = OSC_MAINCK_4M_RC, //!< Internal 4MHz RC oscillator.
|
|
|
|
PLL_SRC_MAINCK_8M_RC = OSC_MAINCK_8M_RC, //!< Internal 8MHz RC oscillator.
|
|
|
|
PLL_SRC_MAINCK_12M_RC = OSC_MAINCK_12M_RC, //!< Internal 12MHz RC oscillator.
|
|
|
|
PLL_SRC_MAINCK_XTAL = OSC_MAINCK_XTAL, //!< External crystal oscillator.
|
|
|
|
PLL_SRC_MAINCK_BYPASS = OSC_MAINCK_BYPASS, //!< External bypass oscillator.
|
|
|
|
PLL_NR_SOURCES, //!< Number of PLL sources.
|
|
|
|
};
|
|
|
|
|
|
|
|
struct pll_config {
|
|
|
|
uint32_t ctrl;
|
|
|
|
};
|
|
|
|
|
|
|
|
#define pll_get_default_rate(pll_id) \
|
|
|
|
((osc_get_rate(CONFIG_PLL##pll_id##_SOURCE) \
|
|
|
|
* CONFIG_PLL##pll_id##_MUL) \
|
|
|
|
/ CONFIG_PLL##pll_id##_DIV)
|
|
|
|
|
|
|
|
/* Force UTMI PLL parameters (Hardware defined) */
|
|
|
|
#ifdef CONFIG_PLL1_SOURCE
|
|
|
|
# undef CONFIG_PLL1_SOURCE
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PLL1_MUL
|
|
|
|
# undef CONFIG_PLL1_MUL
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PLL1_DIV
|
|
|
|
# undef CONFIG_PLL1_DIV
|
|
|
|
#endif
|
|
|
|
#define CONFIG_PLL1_SOURCE PLL_SRC_MAINCK_XTAL
|
|
|
|
#define CONFIG_PLL1_MUL 0
|
|
|
|
#define CONFIG_PLL1_DIV 0
|
|
|
|
|
|
|
|
/**
|
|
|
|
* \note The SAM3X PLL hardware interprets mul as mul+1. For readability the hardware mul+1
|
|
|
|
* is hidden in this implementation. Use mul as mul effective value.
|
|
|
|
*/
|
|
|
|
static inline void pll_config_init(struct pll_config *p_cfg,
|
|
|
|
enum pll_source e_src, uint32_t ul_div, uint32_t ul_mul)
|
|
|
|
{
|
|
|
|
uint32_t vco_hz;
|
|
|
|
|
|
|
|
Assert(e_src < PLL_NR_SOURCES);
|
|
|
|
|
|
|
|
if (ul_div == 0 && ul_mul == 0) { /* Must only be true for UTMI PLL */
|
|
|
|
p_cfg->ctrl = CKGR_UCKR_UPLLCOUNT(PLL_COUNT);
|
|
|
|
} else { /* PLLA */
|
|
|
|
/* Calculate internal VCO frequency */
|
|
|
|
vco_hz = osc_get_rate(e_src) / ul_div;
|
|
|
|
Assert(vco_hz >= PLL_INPUT_MIN_HZ);
|
|
|
|
Assert(vco_hz <= PLL_INPUT_MAX_HZ);
|
|
|
|
|
|
|
|
vco_hz *= ul_mul;
|
|
|
|
Assert(vco_hz >= PLL_OUTPUT_MIN_HZ);
|
|
|
|
Assert(vco_hz <= PLL_OUTPUT_MAX_HZ);
|
|
|
|
|
|
|
|
/* PMC hardware will automatically make it mul+1 */
|
|
|
|
p_cfg->ctrl = CKGR_PLLAR_MULA(ul_mul - 1) | CKGR_PLLAR_DIVA(ul_div) | CKGR_PLLAR_PLLACOUNT(PLL_COUNT);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
#define pll_config_defaults(cfg, pll_id) \
|
|
|
|
pll_config_init(cfg, \
|
|
|
|
CONFIG_PLL##pll_id##_SOURCE, \
|
|
|
|
CONFIG_PLL##pll_id##_DIV, \
|
|
|
|
CONFIG_PLL##pll_id##_MUL)
|
|
|
|
|
|
|
|
static inline void pll_config_read(struct pll_config *p_cfg, uint32_t ul_pll_id)
|
|
|
|
{
|
|
|
|
Assert(ul_pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
if (ul_pll_id == PLLA_ID) {
|
|
|
|
p_cfg->ctrl = PMC->CKGR_PLLAR;
|
|
|
|
} else {
|
|
|
|
p_cfg->ctrl = PMC->CKGR_UCKR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pll_config_write(const struct pll_config *p_cfg, uint32_t ul_pll_id)
|
|
|
|
{
|
|
|
|
Assert(ul_pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
if (ul_pll_id == PLLA_ID) {
|
|
|
|
pmc_disable_pllack(); // Always stop PLL first!
|
|
|
|
PMC->CKGR_PLLAR = CKGR_PLLAR_ONE | p_cfg->ctrl;
|
|
|
|
} else {
|
|
|
|
PMC->CKGR_UCKR = p_cfg->ctrl;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pll_enable(const struct pll_config *p_cfg, uint32_t ul_pll_id)
|
|
|
|
{
|
|
|
|
Assert(ul_pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
if (ul_pll_id == PLLA_ID) {
|
|
|
|
pmc_disable_pllack(); // Always stop PLL first!
|
|
|
|
PMC->CKGR_PLLAR = CKGR_PLLAR_ONE | p_cfg->ctrl;
|
|
|
|
} else {
|
|
|
|
PMC->CKGR_UCKR = p_cfg->ctrl | CKGR_UCKR_UPLLEN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* \note This will only disable the selected PLL, not the underlying oscillator (mainck).
|
|
|
|
*/
|
|
|
|
static inline void pll_disable(uint32_t ul_pll_id)
|
|
|
|
{
|
|
|
|
Assert(ul_pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
if (ul_pll_id == PLLA_ID) {
|
|
|
|
pmc_disable_pllack();
|
|
|
|
} else {
|
|
|
|
PMC->CKGR_UCKR &= ~CKGR_UCKR_UPLLEN;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t pll_is_locked(uint32_t ul_pll_id)
|
|
|
|
{
|
|
|
|
Assert(ul_pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
if (ul_pll_id == PLLA_ID) {
|
|
|
|
return pmc_is_locked_pllack();
|
|
|
|
} else {
|
|
|
|
return pmc_is_locked_upll();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pll_enable_source(enum pll_source e_src)
|
|
|
|
{
|
|
|
|
switch (e_src) {
|
|
|
|
case PLL_SRC_MAINCK_4M_RC:
|
|
|
|
case PLL_SRC_MAINCK_8M_RC:
|
|
|
|
case PLL_SRC_MAINCK_12M_RC:
|
|
|
|
case PLL_SRC_MAINCK_XTAL:
|
|
|
|
case PLL_SRC_MAINCK_BYPASS:
|
|
|
|
osc_enable(e_src);
|
|
|
|
osc_wait_ready(e_src);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
Assert(false);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void pll_enable_config_defaults(unsigned int ul_pll_id)
|
|
|
|
{
|
|
|
|
struct pll_config pllcfg;
|
|
|
|
|
|
|
|
if (pll_is_locked(ul_pll_id)) {
|
|
|
|
return; // Pll already running
|
|
|
|
}
|
|
|
|
switch (ul_pll_id) {
|
|
|
|
#ifdef CONFIG_PLL0_SOURCE
|
|
|
|
case 0:
|
|
|
|
pll_enable_source(CONFIG_PLL0_SOURCE);
|
|
|
|
pll_config_init(&pllcfg,
|
|
|
|
CONFIG_PLL0_SOURCE,
|
|
|
|
CONFIG_PLL0_DIV,
|
|
|
|
CONFIG_PLL0_MUL);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_PLL1_SOURCE
|
|
|
|
case 1:
|
|
|
|
pll_enable_source(CONFIG_PLL1_SOURCE);
|
|
|
|
pll_config_init(&pllcfg,
|
|
|
|
CONFIG_PLL1_SOURCE,
|
|
|
|
CONFIG_PLL1_DIV,
|
|
|
|
CONFIG_PLL1_MUL);
|
|
|
|
break;
|
|
|
|
#endif
|
|
|
|
default:
|
|
|
|
Assert(false);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
pll_enable(&pllcfg, ul_pll_id);
|
|
|
|
while (!pll_is_locked(ul_pll_id));
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* \brief Wait for PLL \a pll_id to become locked
|
|
|
|
*
|
|
|
|
* \todo Use a timeout to avoid waiting forever and hanging the system
|
|
|
|
*
|
|
|
|
* \param pll_id The ID of the PLL to wait for.
|
|
|
|
*
|
|
|
|
* \retval STATUS_OK The PLL is now locked.
|
|
|
|
* \retval ERR_TIMEOUT Timed out waiting for PLL to become locked.
|
|
|
|
*/
|
|
|
|
static inline int pll_wait_for_lock(unsigned int pll_id)
|
|
|
|
{
|
|
|
|
Assert(pll_id < NR_PLLS);
|
|
|
|
|
|
|
|
while (!pll_is_locked(pll_id)) {
|
|
|
|
/* Do nothing */
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2018-01-05 17:10:55 +01:00
|
|
|
}
|
|
|
|
|
2017-12-21 06:42:46 +01:00
|
|
|
//! @}
|
|
|
|
|
|
|
|
/// @cond 0
|
|
|
|
/**INDENT-OFF**/
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/**INDENT-ON**/
|
|
|
|
/// @endcond
|
|
|
|
|
|
|
|
#endif /* CHIP_PLL_H_INCLUDED */
|